B.E. (ETRX) Sem VII (B) Microcomputer System Design 23: Oct.09-AM(c) Con. 5845-09. SP-6557 [ Total Marks: 100 31/12/09 N.B.: (1) Question No. 1 is compulsory. 10,30 do 1:30 Solve any four questions from remaining six questions. (3) Draw neat diagrams wherever necessary. (a) Explain what is internal snoop in the code cache of Pentium processor. (b) Explain methods of invalidating cache lines for Pentium processor. (c) Explain different types of data transfers in USB. (d) Explain what is Latency Timer in PCI bus. (a) Explain what are special cycles of Pentium processor. 2. 10 (b) With respect to data cache of Pentium processor, explain Clean line replacement 10 and Bank conflict in simultaneous data access (a) Explain with a neat diagram which bus cycles are performed while executing the 3. 10 following instruction. Assume 16 bit device interfaced to Pentium processor. MOV EAX, [400001C H] (b) Explain following signals in Pentium processor: -10 R/S#, LOCK#, CACHE#, AHOLD, SCYC (a) What parameters are stored in Configuration space of PCI Compliant device? 4. Explain. (b) Explain how are interrupts routed in PCI bus? Give suitable example. 8 (c) Explain bus access latency in PCI. 5. (a) Explain following terms of USB bus :-10 (i) Host Controller and its functions (ii) NAK and ACK token (iii) Transaction frame. (b) Explain following signals is SCSI:-10 ATN, MSG, BSY, SEL (a) Master A wants to perform 2 transactions as 3 data reads from device C, 4 data 12 reads from device D Master B wants to perform 5 data reads from device D Master A requests first and starts the transaction, Master B requests while first transaction of Master A is going on and rotating priority is implemented. Explain transactions performed with timing diagrams. (b) Explain protocol for data read / write commands in IDE. 8 (a) Explain Reflected wave switching used in PCI bus. 5 (b) What is the difference between Selection and Reselection in SCSI? 5 (c) Explain what is DEVSEL signal in PCI bus and its role in selecting the target device. 5 (d) Explain what is sector interleave and its use. 5