| 1) | Who is the brain of computer:                                             |
|----|---------------------------------------------------------------------------|
| a. | ALU                                                                       |
| b. | CPU                                                                       |
| C. | MU                                                                        |
| d. | None of these                                                             |
| 2) | Which technology using the microprocessor is fabricated on a single chip. |
| a. | POS                                                                       |
| b. | MOS                                                                       |
| c. | ALU                                                                       |
| d. | ABM                                                                       |
| 3) | MOS stands for:                                                           |
| a. | Metal oxide semiconductor                                                 |
| b. | Memory oxide semiconductor                                                |
| C. | Metal oxide select                                                        |
| d. | None of these                                                             |
| 4) | In which form CPU provide output:                                         |
| a. | Computer signals                                                          |
| b. | Digital signals                                                           |
| C. | Metal signals                                                             |
| d. | None of these                                                             |
| 5) | How many types of microprocessor comprises:                               |
| a. | 3                                                                         |
| b. | 6                                                                         |
| C. | 9                                                                         |
| d. | 4                                                                         |
| 6) | Which is the microprocessor comprises:                                    |
| a. | Register section                                                          |
| b. | One or more ALU                                                           |
| C. | Control unit                                                              |
| d. | All of these                                                              |
| 7) | The register section is related to of the computer:                       |
| a. | Processing                                                                |
| b. | ALU                                                                       |
| C. | Main memory                                                               |
| d. | None of these                                                             |
| 8) | What is the store by register.                                            |
| a. | data                                                                      |
| b. | operands                                                                  |

```
C.
            memory
d.
            None of these
      How many types of classification of processor based on register section:
9)
             1
a.
            2
b.
             3
C.
d.
            4
10) In Microprocessor one of the operands holds a special register called:
             Calculator
a.
            Dedicated
b.
c.
            Accumulator
            None of these
11) Accumulator based microprocessor example are:
            Intel 8085
a.
b.
            Motorola 6809
            A and B
C.
d.
            None of these
12) A set of register which contain are:
            data
a.
b.
            memory addresses
c.
            result
đ.
            all of these
13) How many types are primarily register:
a.
             1
            2
b.
             3
C.
d.
            4
14) There are primarily two types of register.
             general purpose register
a.
b.
            dedicated register
             A and B
C.
d.
            none of these
15) Which register is a temporary storage location:
             general purpose register
a.
            dedicated register
b.
c.
            A and B
d.
            none of these
16) How many parts of dedicated register:
             2
a.
```

| b.  | 4                                                                       |
|-----|-------------------------------------------------------------------------|
| C.  | 5                                                                       |
| d.  | 6                                                                       |
| 17) | Name of typical dedicated register is:                                  |
| a.  | PC                                                                      |
| b.  | IR                                                                      |
| C.  | SP                                                                      |
| d.  | All of these                                                            |
| 18) | PC stands for:                                                          |
| a.  | Program counter                                                         |
| b.  | Points counter                                                          |
| C.  | Paragraph counter                                                       |
| d.  | Paint counter                                                           |
| 19) | IR stands for:                                                          |
| a.  | Intel register                                                          |
| b.  | In counter register                                                     |
| C.  | Index register                                                          |
| d.  | Instruction register                                                    |
| 20) | SP stands for:                                                          |
| a.  | Status pointer                                                          |
| b.  | Stack pointer                                                           |
| C.  | a and b                                                                 |
| d.  | None of these                                                           |
| 21) | The act of acquiring an instruction is referred as the the instruction. |
| a.  | Fetching                                                                |
| b.  | Fetch cycle                                                             |
| C.  | Both a and b                                                            |
| d.  | None of these                                                           |
| 22) | How many bit of instruction on our simple computer consist of one:      |
| a.  | 2-bit                                                                   |
| b.  | 6-bit                                                                   |
| c.  | 12-bit                                                                  |
| d.  | None of these                                                           |
| 23) | How many parts of single address computer instruction:                  |
| a.  | 1                                                                       |
| b.  | 2                                                                       |
| C.  | 3                                                                       |
| d.  | 4                                                                       |
| 24) | Single address computer instruction has two parts:                      |

The operation code a. b. The operand A and B c. d. None of these 25) LA stands for: a. Load accumulator b. Least accumulator C. Last accumulator d. None of these 26) ED stands for: Enable MRD a. Enable MDR b. C. Both a and b d. None of these 27) LM stands for: Least MAR a. **b**. Load MAR c. Least MRA d. Load MRA 28) Causing a flag to became 0 is called: a. Clearing a flag Case a flag b. Both a and b C. d. None of these 29) Which are the flags of status register: a. Over flow flag Carry flag b. Half carry flag C. d. Zero flag Interrupt flag e. Negative flag f. All of these g. 30) The carry is operand by: C a. 31) The sign is operand by: S 32) The zero is operand by:  $\mathbf{Z}$ a. 33) The overflow is operand by:

| a.  | O                                                                                 |
|-----|-----------------------------------------------------------------------------------|
| 34) | is the condition:                                                                 |
| a.  | CD                                                                                |
| b.  | IR                                                                                |
| C.  | Both a and b                                                                      |
| d.  | None of these                                                                     |
| 35) | causes the address of the next microprocessor to be obtained from the memory.     |
| a.  | CRJA                                                                              |
| b.  | ROM                                                                               |
| c.  | MAP                                                                               |
| d.  | HLT                                                                               |
| 36) | Stores the instruction currently being executed:                                  |
| a.  | Instruction register                                                              |
| b.  | Current register                                                                  |
| C.  | Both a and b                                                                      |
| d.  | None of these                                                                     |
| 37) | In which register instruction is decoded prepared and ultimately executed:        |
| a.  | Instruction register                                                              |
| b.  | Current register                                                                  |
| c.  | Both a and b                                                                      |
| d.  | None of these                                                                     |
| 38) | The status register is also called the:                                           |
| a.  | Condition code register                                                           |
| b.  | Flag register                                                                     |
| c.  | A and B                                                                           |
| d.  | None of these                                                                     |
| 39) | BCD stands for:                                                                   |
| a.  | Binary coded decimal                                                              |
| b.  | Binary coded decoded                                                              |
| c.  | Both a & b                                                                        |
| d.  | none of these                                                                     |
| 40) | Which is used to store critical pieces of data during subroutines and interrupts. |
| a.  | Stack                                                                             |
| b.  | Queue                                                                             |
| c.  | Accumulator                                                                       |
| d.  | Data register                                                                     |
| 41) | The area of memory with addresses near zero are called:                           |
| a.  | High memory                                                                       |
| b.  | Mid memory                                                                        |

- c. Memory
- d. Low memory

| 44)  | The point where control returns after a subprogram is completed is known as the:             |
|------|----------------------------------------------------------------------------------------------|
| a.   | Return address                                                                               |
| b.   | Main Address                                                                                 |
| c.   | Program Address                                                                              |
| d.   | Current Address                                                                              |
| 43)  | The subprogram finish the return instruction recovers the return address from the:           |
| a.   | Queue                                                                                        |
| b.   | Stack                                                                                        |
| C.   | Program counter                                                                              |
| d.   | Pointer                                                                                      |
| 44)  | The processor uses the stack to keep track of where the items are stored on it this by using |
| the: |                                                                                              |
| a.   | Stack pointer register                                                                       |
| b.   | Queue pointer register                                                                       |
| C.   | Both a & b                                                                                   |
| d.   | None of these                                                                                |
| 45)  | Which point to the of the stack:                                                             |
| a.   | TOP                                                                                          |
| b.   | START                                                                                        |
| C.   | MID                                                                                          |
| d.   | None of these                                                                                |
| 46)  | Stack words on:                                                                              |
| a.   | LILO                                                                                         |
| b.   | LIFO                                                                                         |
| C.   | FIFO                                                                                         |
| d.   | None of these                                                                                |
| 47)  | Which is the basic stack operation:                                                          |
| a.   | PUSH                                                                                         |
| b.   | POP                                                                                          |
| c.   | BOTH A and B                                                                                 |
| d.   | None of these                                                                                |
| 48)  | SP stand for:                                                                                |
| a.   | Stack pointer                                                                                |
| b.   | Stack pop                                                                                    |
| C.   | Stack push                                                                                   |
| d.   | None of these                                                                                |
| 49)  | How many bit stored by status register.                                                      |
| a.   | 1 bit                                                                                        |
| h    | 4 hit                                                                                        |

| C.  | 6 bit                                                                              |  |
|-----|------------------------------------------------------------------------------------|--|
| d.  | 8 bit                                                                              |  |
| 50) | Which is the important part of a combinational logic block:                        |  |
| a.  | Index register                                                                     |  |
| b.  | Barrel shifter                                                                     |  |
| C.  | Both a & b                                                                         |  |
| d.  | None of these                                                                      |  |
|     |                                                                                    |  |
| 51) | The structure of the stack is type structure:                                      |  |
| a.  | First in last out                                                                  |  |
| b.  | Last in last out                                                                   |  |
| с.  | Both a & b                                                                         |  |
| d.  | None of these                                                                      |  |
|     | The data in the stack is called:                                                   |  |
| a.  | Pushing data                                                                       |  |
| b.  | Pushed                                                                             |  |
| C.  | Pulling                                                                            |  |
| d.  | None of these                                                                      |  |
| 53) | ) The CU is designed by using which techniques:                                    |  |
| a.  | HARDWIRED CONTROLS                                                                 |  |
| b.  | MICROPROGRAMING                                                                    |  |
| C.  | NANOPROGRAMING                                                                     |  |
| d.  | ALL OF THESE                                                                       |  |
| 54) | The 16 bit register is separated into groups of 4 bit where each groups is called. |  |
| a.  | BCD                                                                                |  |
| b.  | Nibble                                                                             |  |
| C.  | Half byte                                                                          |  |
| d.  | None of these                                                                      |  |
| 55) | 5) A nibble can be represented in the from of:                                     |  |
| a.  | Octal digit                                                                        |  |
| b.  | Decimal                                                                            |  |
| c.  | Hexadecimal                                                                        |  |
| d.  | None of these                                                                      |  |
| 56) | The left side of any binary number is called:                                      |  |
| a.  | Least significant digit                                                            |  |
| b.  | Most significant digit                                                             |  |
| C.  | Medium significant digit                                                           |  |
| d.  | low significant digit                                                              |  |

| 57)  | MSD stands for:                                                                 |
|------|---------------------------------------------------------------------------------|
| a.   | Least significant digit                                                         |
| b.   | Most significant digit                                                          |
| C.   | Medium significant digit                                                        |
| d.   | low significant digit                                                           |
| 58)  | a subsystem that transfer data between computer components inside a computer or |
| betv | veen computer:                                                                  |
| a.   | Chip                                                                            |
| b.   | Register                                                                        |
| C.   | Processor                                                                       |
| d.   | Bus                                                                             |
| 59)  | Which is called superhighway:                                                   |
| a.   | Processor                                                                       |
| b.   | Multiplexer                                                                     |
| c.   | Backbone bus                                                                    |
| d.   | None of these                                                                   |
| 60)  | The external system bus architecture is created using from architecture:        |
| a.   | Pascal                                                                          |
| b.   | Dennis Ritchie                                                                  |
| C.   | Charles Babbage                                                                 |
| d.   | Von Neumann                                                                     |
| 61)  | The network of wires or electronic path ways on mother board back side:         |
| a.   | PCB                                                                             |
| b.   | BUS                                                                             |
| C.   | BOTH A and B                                                                    |
| d.   | None of these                                                                   |
| 62)  | Which Bus connects CPU & level 2 cache:                                         |
| a.   | Rear side bus                                                                   |
| b.   | Front side bus                                                                  |
| C.   | Memory side bus                                                                 |
| d.   | None of these                                                                   |
| 63)  | Which bus carry addresses:                                                      |
| a.   | System bus                                                                      |
| b.   | Address bus                                                                     |
| C.   | Control bus                                                                     |
| d.   | Data bus                                                                        |
| 64)  | A 16 bit address bus can generate addresses:                                    |
| a.   | 32767                                                                           |
| b.   | 25652                                                                           |

| c.                                                                            | 65536                                                                              |  |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| d.                                                                            | none of these                                                                      |  |
| 65) The pro                                                                   | ocessor 80386/80486 and the Pentium processor uses bits address bus:               |  |
| a.                                                                            | 16                                                                                 |  |
| b.                                                                            | 32                                                                                 |  |
| C.                                                                            | 36                                                                                 |  |
| d.                                                                            | 64                                                                                 |  |
| 66) CPU ca                                                                    | n read & write data by using :                                                     |  |
| a.                                                                            | Control bus                                                                        |  |
| b.                                                                            | Data bus                                                                           |  |
| C.                                                                            | Address bus                                                                        |  |
| d.                                                                            | None of these                                                                      |  |
| 67) Which                                                                     | bus transfer singles from the CPU to external device and others that carry singles |  |
| from extern                                                                   | al device to the CPU:                                                              |  |
| a.                                                                            | Control bus                                                                        |  |
| b.                                                                            | Data bus                                                                           |  |
| C.                                                                            | Address bus                                                                        |  |
| d.                                                                            | None of these                                                                      |  |
| 68) Which                                                                     | is not the control bus signal:                                                     |  |
| a.                                                                            | READ                                                                               |  |
| b.                                                                            | WRITE                                                                              |  |
| c.                                                                            | RESET                                                                              |  |
| d.                                                                            | None of these                                                                      |  |
| 69) When                                                                      | memory read or I/O read are active data is to the processor:                       |  |
| a.                                                                            | Input                                                                              |  |
| b.                                                                            | Output                                                                             |  |
| C.                                                                            | Processor                                                                          |  |
| d.                                                                            | None of these                                                                      |  |
| 70) When                                                                      | memory write or I/O read are active data is from the processor:                    |  |
| a.                                                                            | Input                                                                              |  |
| b.                                                                            | Output                                                                             |  |
| C.                                                                            | Processor                                                                          |  |
| d.                                                                            | None of these                                                                      |  |
| 71) Using 12 binary digits how many unique house addresses would be possible: |                                                                                    |  |
| a.                                                                            | $2^8 = 256$                                                                        |  |
| b.                                                                            | 2 <sup>12</sup> =4096                                                              |  |
| C.                                                                            | 2 <sup>16</sup> =65536                                                             |  |
| d.                                                                            | None of these                                                                      |  |
| 72) PROM                                                                      | stands for:                                                                        |  |
|                                                                               |                                                                                    |  |

| a.  | Programmable read-only memory                                 |
|-----|---------------------------------------------------------------|
| 73) | EPROM stands for:                                             |
| a.  | Erasable Programmable read-only memory                        |
| 74) | Each memory location has:                                     |
| a.  | Address                                                       |
| b.  | Contents                                                      |
| c.  | Both A and B                                                  |
| d.  | None of these                                                 |
| 75) | Which is the type of microcomputer memory:                    |
| a.  | Processor memory                                              |
| b.  | Primary memory                                                |
| C.  | Secondary memory                                              |
| d.  | All of these                                                  |
| 76) | Secondary memory can store:                                   |
| a.  | Program store code                                            |
| b.  | Compiler                                                      |
| C.  | Operating system                                              |
| d.  | All of these                                                  |
| 77) | Secondary memory is also called:                              |
| a.  | Auxiliary                                                     |
| b.  | Backup store                                                  |
| c.  | Both A and B                                                  |
| d.  | None of these                                                 |
| 78) | Customized ROMS are called:                                   |
| a.  | Mask ROM                                                      |
| b.  | Flash ROM                                                     |
| C.  | EPROM                                                         |
| d.  | None of these                                                 |
| 79) | The ram which is created using bipolar transistors is called: |
| a.  | Dynamic RAM                                                   |
| b.  | Static RAM                                                    |
| C.  | Permanent RAM                                                 |
| d.  | DDR RAM                                                       |
| 80) | Which type of RAM needs regular referred:                     |
| a.  | Dynamic RAM                                                   |
| b.  | Static RAM                                                    |
| C.  | Permanent RAM                                                 |
| d.  | SD RAM                                                        |
| 81) | Which RAM is created using MOS transistors.                   |

| a.          | Dynamic RAM                                                                        |
|-------------|------------------------------------------------------------------------------------|
| b.          | Static RAM                                                                         |
| C.          | Permanent RAM                                                                      |
| d.          | SD RAM                                                                             |
| 82) Which   | latch is mostly used creating memory register:                                     |
| a.          | SR-Latch                                                                           |
| b.          | JK-Latch                                                                           |
| c.          | D-Latch                                                                            |
| d.          | T-Latch                                                                            |
| 83) Which   | statement is false about WR signal.                                                |
| a.          | WR signal controls the input buffer                                                |
| b.          | The bar over WR means that this is an active low signal                            |
| C.          | The bar over WR means that this is an active high signal                           |
| d.          | If WR is 0 then the input data reaches the latch input                             |
| 84) Which   | technique is used for main memory array design.                                    |
| a.          | Linear decoding                                                                    |
| b.          | Fully decoding                                                                     |
| C.          | Both A and B                                                                       |
| d.          | None of these                                                                      |
| 85) CS star | nds for:                                                                           |
| a.          | Cable select                                                                       |
| b.          | Chip select                                                                        |
| C.          | Control select                                                                     |
| d.          | Cable system                                                                       |
| 86) WE sta  | nds for:                                                                           |
| a.          | Write enable                                                                       |
| b.          | Wrote enable                                                                       |
| C.          | Write envy                                                                         |
| d.          | None of these                                                                      |
| 87) When    | CS the chip is not selected at all hence D7 to D0 are driven to high impedance     |
| state:      |                                                                                    |
| a.          | High                                                                               |
| b.          | Low                                                                                |
| C.          | Medium                                                                             |
| d.          | Stand by                                                                           |
| 88) The car | pacity of this chip is 1KB they are organized in the form of 1024 words with 8 bit |
| word The w  | what is the site of address bus.                                                   |
| a.          | 8 bit                                                                              |
| b.          | 10 bit                                                                             |

| C.   | 12 bit                               |                                                        |
|------|--------------------------------------|--------------------------------------------------------|
| d.   | 16 bit                               |                                                        |
| 89)  | Which storage technique dose not     | decoding circuit.                                      |
| a.   | Linear decoding                      |                                                        |
| b.   | Fully decoding                       |                                                        |
| C.   | Partially                            |                                                        |
| d.   | None of these                        |                                                        |
| 90)  | In linear decoding address bus of    | 16-bit wide can connect only of RAM.                   |
| a.   | 16 KB                                |                                                        |
| b.   | 6КВ                                  |                                                        |
| C.   | 12KB                                 |                                                        |
| d.   | 64KB                                 |                                                        |
| 91)  | Which statement is wrong according   | ng to linear decoding :                                |
| a.   | Address map is not contigu           | ious.                                                  |
| b.   | Confects occur if two of the         | e select lines become active at the same time          |
| C.   | If all unused address lines          | are not used as chip selectors then these unused lines |
| beco | come don't cares                     |                                                        |
| d.   | None of these                        |                                                        |
| 92)  | The problem of bus confect and sp    | arse address distribution are eliminated by the use of |
|      | address technique:                   |                                                        |
| a.   | Fully decoding                       |                                                        |
| b.   | Half decoding                        |                                                        |
| C.   | Both a & b                           |                                                        |
| d.   | None of these                        |                                                        |
| 93)  | A microprocessor retries instruction | ns from .                                              |
| a.   | Control memory                       |                                                        |
| b.   | Cache memory                         |                                                        |
| C.   | Main memory                          |                                                        |
| d.   | Virtual memory                       |                                                        |
| 94)  | Which register is used to commun     | icate with memory.                                     |
| a.   | MAR                                  |                                                        |
| b.   | MDR                                  |                                                        |
| c.   | Both A and B                         |                                                        |
| d.   | None of these                        |                                                        |
| 95)  | SAM stands for:                      |                                                        |
| a.   | Simple architecture machin           | ne                                                     |
| b.   | Solved architecture machi            | ne                                                     |
| C.   | Both a & b                           |                                                        |
| d.   | None of these                        |                                                        |

| 96) | MAR stands for:                                                       |
|-----|-----------------------------------------------------------------------|
| a.  | Memory address register                                               |
| b.  | Memory address recode                                                 |
| c.  | Micro address register                                                |
| d.  | None of these                                                         |
| 97) | MDR stands for:                                                       |
| a.  | Memory data register                                                  |
| b.  | Memory data recode                                                    |
| c.  | Micro data register                                                   |
| d.  | None of these                                                         |
| 98) | VAM stands for:                                                       |
| a.  | Valid memory address                                                  |
| b.  | Virtual memory address                                                |
| c.  | Variable memory address                                               |
| d.  | None of these                                                         |
| 99) | Which microprocessor to read an item from memory:                     |
| a.  | VAM                                                                   |
| b.  | SAM                                                                   |
| c.  | MOC                                                                   |
| d.  | None of these                                                         |
| 100 | ) Which bus plays a crucial role in I/O:                              |
| a.  | System bus                                                            |
| b.  | Control bus                                                           |
| c.  | Address bus                                                           |
| d.  | Both A and B                                                          |
| 101 | ) Which register is connected to the memory by way of the address bus |
| a.  | MAR                                                                   |
| b.  | MDR                                                                   |
| c.  | SAM                                                                   |
| d.  | None of these                                                         |
| 102 | ) How many bit of MAR register:                                       |
| a.  | 8-bit                                                                 |
| b.  | 16-bit                                                                |
| C.  | 32-bit                                                                |
| d.  | 64-bit                                                                |
| 103 | ) MOC stands for:                                                     |
| a.  | Memory operation complex                                              |
| b.  | Micro operation complex                                               |
| c.  | Memory operation complete                                             |

| d.       | None of these                                                                 |
|----------|-------------------------------------------------------------------------------|
| 104)     | Which are the READ operation can in simple steps:                             |
| a.       | Address                                                                       |
| b.       | Data                                                                          |
| C.       | Control                                                                       |
| d.       | All of these                                                                  |
| 105)     | The upper red arrow show that CPU sends out the control signals and           |
| indicate | the data is read from the memory:                                             |
| a.       | Memory request                                                                |
| b.       | Read                                                                          |
| C.       | Both A and B                                                                  |
| d.       | None of these                                                                 |
| 106)     | The information is transferred from the and specified register:               |
| a.       | MDR                                                                           |
| b.       | CPU                                                                           |
| c.       | Both A and B                                                                  |
| d.       | None of these                                                                 |
| 107)     | The information on the data bus is transferred to theregister:                |
| a.       | MOC                                                                           |
| b.       | MDR                                                                           |
| C.       | VAM                                                                           |
| d.       | CPU                                                                           |
| 108)     | The lower red curvy arrow show that CPU places the address extracted from the |
| memory   | v location on the:                                                            |
| a.       | Address bus                                                                   |
| b.       | System bus                                                                    |
| C.       | Control bus                                                                   |
| d.       | Data bus                                                                      |
| 109)     | DMA stands for:                                                               |
| a.       | Direct memory access                                                          |
| b.       | Direct memory allocation                                                      |
| C.       | Data memory access                                                            |
| d.       | Data memory allocation                                                        |
| 110)     | DMA stands for:                                                               |
| a.       | Dynamic memory access                                                         |
| b.       | Data memory access                                                            |
| c.       | Direct memory access                                                          |
| d.       | Both B and C                                                                  |
| 111)     | CRT stands for:                                                               |

| a.      | Cathode ray tube                                                                     |
|---------|--------------------------------------------------------------------------------------|
| b.      | Compared ray tube                                                                    |
| C.      | Command ray tube                                                                     |
| d.      | None of these                                                                        |
| 112)    | The CPU sends out a signal to indicate that valid data is available on the data bus  |
| a.      | Read                                                                                 |
| b.      | Write                                                                                |
| C.      | Both A and B                                                                         |
| d.      | None of these                                                                        |
| 113)    | The place the data from a register onto the data bus:                                |
| a.      | CPU                                                                                  |
| b.      | ALU                                                                                  |
| C.      | Both A and B                                                                         |
| d.      | None of these                                                                        |
| 114)    | The CPU removes the signal to complete the memory write operation:                   |
| a.      | Read                                                                                 |
| b.      | Write                                                                                |
| C.      | Both A and B                                                                         |
| d.      | None of these                                                                        |
| 115)    | The value memvar must be transferred to the:                                         |
| a.      | Computer                                                                             |
| b.      | CPU                                                                                  |
| C.      | Both A and B                                                                         |
| d.      | None of these                                                                        |
| 116)    | The microcomputer system by using thedevice interface:                               |
| a.      | Input                                                                                |
| b.      | Output                                                                               |
| c.      | Both A and B                                                                         |
| d.      | None of these                                                                        |
| 117)    | How bit microprocessor inexpensive a separate interface is provided with I/O device: |
| a.      | 2 bit                                                                                |
| b.      | 4 bit                                                                                |
| c.      | 8 bit                                                                                |
| d.      | 32 bit                                                                               |
| 118)    | How many ways of transferring data between the microprocessor and a physical I/O     |
| device: |                                                                                      |
| a.      | 2                                                                                    |
| b.      | 3                                                                                    |
| C.      | 4                                                                                    |

| d.        | 5                                                                                   |
|-----------|-------------------------------------------------------------------------------------|
| 119)      | The standard I/O is also called:                                                    |
| a.        | Isolated I/O                                                                        |
| b.        | Parallel I/O                                                                        |
| C.        | both a and b                                                                        |
| d.        | none of these                                                                       |
| 120)      | standard I/O uses which control pin on the micro processor.                         |
| a.        | IO/M                                                                                |
| 121)      | A on this pin indicates a memory operation.                                         |
| a.        | Low                                                                                 |
| b.        | High                                                                                |
| C.        | Medium                                                                              |
| d.        | None of these                                                                       |
| 122)      | The external device is connected to a pin called the pin on the processor chip.     |
| a.        | Interrupt                                                                           |
| b.        | Transfer                                                                            |
| C.        | Both                                                                                |
| d.        | None of these                                                                       |
| 123)      | The DMA controllers are special hardware embedded into the chip in modern integrate |
| processor | thatand to the system;                                                              |
| a.        | Data transfer                                                                       |
| b.        | arbitrate access                                                                    |
| C.        | Both A and B                                                                        |
| d.        | None of these                                                                       |
| 124)      | The CPU completes yields control of the bus to the DMA controller via:              |
| a.        | DMA acknowledge signal                                                              |
| b.        | DMA integrated signal                                                               |
| C.        | DMA implicitly signal                                                               |
| d.        | None of these                                                                       |
| 125)      | The mode of DMA are:                                                                |
| a.        | Single transfer                                                                     |
| b.        | Block transfer                                                                      |
| C.        | Burst –block transfer                                                               |
| d.        | Repeated single transfer                                                            |
| e.        | Repeated-block transfer                                                             |
| f.        | Repeated Burst -block transfer                                                      |
| g.        | All of these                                                                        |
|           |                                                                                     |

1. EOC stands for:

|    | a.         | End of conversion           |
|----|------------|-----------------------------|
|    | b.         | Emphasize of conversion     |
|    | C.         | End of controller           |
|    | d.         | None of these               |
| 2. | IRR :      | stands for:                 |
|    | a.         | Interrupt request register  |
|    | b.         | Input request register      |
|    | C.         | Interrupt resolver register |
|    | d.         | Input resolver register     |
| 3. | ISR s      | stands for:                 |
|    | a.         | Interrupt service register  |
|    | b.         | Input service register      |
|    | c.         | In-service register         |
|    | d.         | All of these                |
| 4. | PR st      | ands for:                   |
|    | a.         | Priority register           |
|    | <b>b</b> . | Priority resolver           |
|    | C.         | Priority request            |
|    | d.         | None of these               |
| 5. | IMR        | stands for:                 |
|    | a.         | Input mask register         |
|    | b.         | Input mask resolver         |
|    | C.         | Interrupt mask resolver     |
|    | d.         | Interrupt mask register     |
| 6. | INT        | stands for:                 |
| a. | Input      |                             |
|    | Ъ.         | Interrupt                   |
|    | C.         | Both a and b                |
|    | d.         | None of these               |
| 7. | INTA       | A stands for:               |
|    | a.         | Interrupt acknowledge       |
|    | <b>b</b> . | Interrupt access            |
|    | C.         | Interrupt address           |
|    | d.         | None of these               |
| 8. | CS s       | tands for:                  |
|    | a.         | Command select              |
|    | <b>b</b> . | Chip select                 |
|    | C.         | Chip series                 |
|    | d.         | Command series              |
|    |            |                             |

| 9.  | RD stands for:  |                               |
|-----|-----------------|-------------------------------|
|     | a.              | Read                          |
|     | b.              | Register                      |
|     | C.              | Request                       |
|     | d.              | Real                          |
| 10. | ICW stands for: |                               |
|     | a.              | Interrupt command words       |
|     | b. Interru      | upt command write             |
|     | c. Initial      | ization command words         |
|     | d.              | Initialization command write  |
| 11. | OCW stands for: |                               |
|     | a.              | Operational command words     |
|     | b.              | Operational conjunction words |
|     | C.              | Operational control words     |
|     | d.              | Operational cost words        |
| 12. | DMA stands for: |                               |
|     | a.              | Direct memory allocation      |
|     | b.              | Direct memory access          |
|     | C.              | Direct memory application     |
|     | d.              | Direct memory acknowledgment  |
| 13. | HLD stands for: |                               |
|     | a.              | High                          |
|     | b.              | Hour                          |
|     | c.              | Hold                          |
|     | d.              | None of these                 |
| 14. | HLDA stands for | :                             |
|     | a.              | High acknowledgment           |
|     | b.              | Hold acknowledgment           |
|     | C.              | High access                   |
|     | d.              | Hold access                   |
| 15. | HRQ stands for: |                               |
|     | a.              | Hold request                  |
|     | b.              | Hold read                     |
|     | C.              | Hold register                 |
|     | d.              | Hold resolver                 |
| 16. | AEN stands for: |                               |
|     | a.              | Address enable                |
|     | b.              | Address equivalent            |
|     | C.              | Acknowledgment enable         |

|             |         | d.           | Acknowledgment equivalent                                   |
|-------------|---------|--------------|-------------------------------------------------------------|
|             | 17.     |              | ADSTB stands for:                                           |
|             |         | a.           | Access strobe                                               |
|             |         | b.           | Access strobe                                               |
|             |         | C.           | Address store                                               |
|             |         | d.           | Address strobe                                              |
| 18.         |         | MEMER a      | and MEMW means:                                             |
|             |         | a.           | Memory read                                                 |
|             |         | b.           | Memory write                                                |
|             |         | C.           | Both a and b                                                |
|             |         | d.           | None of these                                               |
| 19.         |         | Н            | RQ and HLDA means:                                          |
|             |         | a.           | Hold request                                                |
|             |         | b.           | Hold acknowledgment                                         |
|             |         | C.           | Both a and b                                                |
|             |         | d.           | None of these                                               |
| 20.         |         | ADC stands   | for:                                                        |
|             |         | a.           | Analogue to analogue converters                             |
|             |         | b.           | Analogue to digital converters                              |
|             |         | C.           | Digital to digital converters                               |
|             |         | d.           | Digital to analogue converters                              |
| 21.         |         | DAC stands   | for:                                                        |
|             |         | a.           | Analogue to analogue converters                             |
|             |         | b.           | Analogue to digital converters                              |
|             |         | C.           | Digital to digital converters                               |
|             |         | d.           | Digital to analogue converters                              |
| 22.         |         | Which is the | commonly used programmable interface and particular used to |
| provide har | ndshaki | ng:          |                                                             |
| a.          | 8251    |              |                                                             |
| b.          | 8254    |              |                                                             |
| C.          | 8259    |              |                                                             |
| d.          | 8255    |              |                                                             |
| 23.         |         | Which is a p | rogrammable communication interface:                        |
| a.          | 8255    |              |                                                             |
| b.          | 8254    |              |                                                             |
| c.          | 8251    |              |                                                             |
| d.          | 8259    |              |                                                             |
| 24.         |         | Which prog   | rammable timer is used to generate timing signal:           |
| a.          | 8255    |              |                                                             |

| b.           | 8254                                                                          |
|--------------|-------------------------------------------------------------------------------|
| C.           | 8251                                                                          |
| d.           | 8259                                                                          |
| 25.          | Which is widely used in interrupt controller with a number of microprocessor: |
| a.           | 8251                                                                          |
| b.           | 8254                                                                          |
| C.           | 8255                                                                          |
| d.           | 8259                                                                          |
| 26.          | Which are used DMA controllers with 8085/8086 microprocessor.                 |
| a.           | 8237                                                                          |
| b.           | 8257                                                                          |
| c.           | Both a and b                                                                  |
| d.           | None of these                                                                 |
| 27.          | Which provide a mechanism to establish a link between the microprocessor      |
| and i/o devi | ce:                                                                           |
| a.           | Input interface                                                               |
| b.           | Output interface                                                              |
| c.           | Both a and b                                                                  |
| d.           | None of these                                                                 |
| 28.          | In which the processor uses a protection of the memory address to represent   |
| I/O ports:   |                                                                               |
| a.           | Memory mapped I/O                                                             |
| b.           | I/O memory mapped                                                             |
| C.           | Both a and b                                                                  |
| d.           | None of these                                                                 |
| 29.          | The standard I /O is also called:                                             |
| a.           | I/O mapped I/O                                                                |
| b.           | Isolated I/O                                                                  |
| c.           | Both a and b                                                                  |
| d.           | None of these                                                                 |
| 30.          | The processor of knowing the status of device and transferring the data with  |
| matching sp  | peeds is called:                                                              |
| a.           | Handshaking                                                                   |
| b.           | Peripheral                                                                    |
| C.           | Ports                                                                         |
| d.           | None of these                                                                 |
| 31.          | Which is designed to automatically manage the handshake operation.            |
| a.           | 8251                                                                          |
| b.           | 8254                                                                          |

```
8255
c.
d.
            8259
32.
                 Which mode is used for single handshake in 8255.
            Mode 0
a.
           Mode 1
b.
C.
            Mode 2
d.
           None of these
33.
                 Which mode is used for double handshake in 8255:
            Mode 0
a.
b.
           Mode 1
            Mode 2
c.
d.
           None of these
34.
                 Which mode is used for simple input or output without handshaking:
           Mode 0
a.
b.
           Mode 1
            Mode 2
C.
d.
           None of these
35.
                 Which are used for port B in 8255:
           PCO-PC2
a.
b.
           PC3-PC7
C.
            PC6-PC7
d.
           PC3-PC5
36.
                 Which are used for port A in 8255 mode 1.
            PCO-PC2
a.
           PC3-PC7
b.
            PC6-PC7
C.
đ.
           PC3-PC5
37.
                 Which are used for handshake lines for port A in 8255 mode 2.
a.
            PCO-PC2
           PC3-PC7
b.
C.
            PC6-PC7
d.
           PC3-PC5
38.
                 AL&99H which operation is performed here.
           Input
a.
b.
           Output
C.
            Both a & b
d.
           None of these
39.
                 34H&AX which operation is performed here.
a.
            Input
```

| b.           | Output                                                                      |
|--------------|-----------------------------------------------------------------------------|
| C.           | Progress                                                                    |
| d.           | None of these                                                               |
| 40.          | Which chip used for AD&DA converters in 8086 processor:                     |
| a.           | 8251                                                                        |
| <b>b</b> .   | 8255                                                                        |
| C.           | 8254                                                                        |
| d.           | 8259                                                                        |
| 41.          | The time taken by the ADC from the active edge of SOC pulse till the active |
| edge of EOC  | C signal is called:                                                         |
| a.           | Conversion over                                                             |
| <b>b</b> .   | Conversion delay                                                            |
| C.           | Conversion signal                                                           |
| d.           | None of these                                                               |
| 42.          | Arrange the flowing step of the general algorithm for ADC interfacing.      |
|              | i. Issuing start of conversion pulse to ADC.                                |
|              | ii. Marking the end of the conversion processes by the.                     |
|              | iii. Read digital data output of the ADC as equivalent                      |
| digital outp | ut.                                                                         |
|              | iv. Ensuring the stability of analogue input applied to                     |
| the ADC.     |                                                                             |
| a.           | 2,1,3,4                                                                     |
| <b>b</b> .   | 4,1,2,3                                                                     |
| C.           | 1,2,3,4                                                                     |
| d.           | 4,3,2,1                                                                     |
| 43.          | Which chip is used for analogue to digital converter:                       |
| a.           | 0809                                                                        |
| b.           | 0808                                                                        |
| c.           | Both a & b                                                                  |
| d.           | None of these                                                               |
| 44.          | Which multiplexer by ADC 0808/0809:                                         |
| a.           | 2.4                                                                         |
| Ъ.           | 3.8                                                                         |
| C.           | 4:16                                                                        |
| d.           | None of these                                                               |
| 45.          | Which chip is used for DAC:                                                 |
| a.           | AD7521                                                                      |
| b.           | AD7522                                                                      |
| c.           | AD7523                                                                      |
|              |                                                                             |

| d.          | AD7524                                                                                |
|-------------|---------------------------------------------------------------------------------------|
| 46.         | Which converters convert binary number into their equivalent voltages.                |
|             | a. Analogue to analogue                                                               |
|             | b. Analogue to digital                                                                |
|             | c. Digital to digital                                                                 |
|             | d. Digital to analogue                                                                |
| 47.         | An external feedback resistor acts to control the:                                    |
| a.          | Gain                                                                                  |
| b.          | Gate                                                                                  |
| C.          | Loss                                                                                  |
| d.          | Profit                                                                                |
| 48.         | Which used to generate accurate time delays and can be used for other timing          |
| application | such as a real time clock an event counter a digital one shot a square wave generator |
| and a comp  | plex wave form generator:                                                             |
| a.          | 8251 programmable timer                                                               |
| b.          | 8255 programmable timer                                                               |
| C.          | 8254 programmable timer                                                               |
| d.          | 8259 programmable timer                                                               |
| 49.         | 8254 programmable timer counter has two inputs signals.                               |
| a.          | CLK                                                                                   |
| b.          | Gate                                                                                  |
| C.          | Both a & b                                                                            |
| d.          | None of these                                                                         |
| 50.         | 8254 programmable timer counter has:                                                  |
| a.          | 1output signal                                                                        |
| b.          | 2output signal                                                                        |
| C.          | 3output signal                                                                        |
| d.          | 4output signal                                                                        |
| 51.         | 8254 can operate how many operating modes.                                            |
| a.          | 2                                                                                     |
| b.          | 4                                                                                     |
| C.          | 6                                                                                     |
| d.          | 8                                                                                     |
| 52.         | 8254 gate of a counter is to either:                                                  |
| a.          | Enable counting                                                                       |
| b.          | Disable counting                                                                      |
| C.          | Both                                                                                  |
| d.          | None of these                                                                         |
| 53.         | 8254 counters can count in the:                                                       |

| certain interval of |
|---------------------|
|                     |
|                     |
|                     |
|                     |
|                     |
|                     |

- 1. A central processing unit, fabricated on a single chip of semiconductor is called:
- a. Microprocessor
- b. RAM
- c. ROM
- d. None of these
- 2. Which is the architecture of microprocessor:
- a. CISC
- b. RISC
- c. All of these
- d. None of these
- 3. CISC stands for:
- a. Complex Instruction System Computer
- b. Complex Instruction Set Car

| c. | Complex Instruction Set Computer                   |
|----|----------------------------------------------------|
| d. | None of these                                      |
| 4. | RISC stands for:                                   |
| a. | Reduced Instruction Set Computer                   |
| b. | Reduced Intergraded Set Computer                   |
| C. | Resource Instruction Set Computer                  |
| d. | Resource Instruction System Computer               |
| 5. | Which is the components of computer:               |
|    |                                                    |
| a. | System Bus                                         |
| b. | CPU                                                |
| C. | Memory Unit                                        |
| d. | All of these                                       |
|    |                                                    |
| 6. | System Bus Contains:                               |
|    |                                                    |
| a. | Address Bus                                        |
| b. | Data Bus                                           |
| C. | Control Bus                                        |
| d. | All of these                                       |
|    |                                                    |
| 7. | Microprocessor is the of computer:                 |
|    |                                                    |
| a. | Hand                                               |
| b. | Heart                                              |
| c. | Brain                                              |
| d. | Leg                                                |
|    |                                                    |
| 8. | Microprocessor is fabricated on single chip using: |
|    |                                                    |
| a. | MOS                                                |
| b. | ALU                                                |
| C. | CPU                                                |
| d. | All of these                                       |
|    |                                                    |
| 9. | Which is the components of microprocessor.         |
|    |                                                    |
| a. | Register unit                                      |

Arithmetic and logical unit

b.

Timing and control unit C. đ. All of these 10. Which is an integral part of any microcomputer system and its primary purpose is to hold program and data: Memory unit a. Register unit b. A and B C. d. None of these 11. How many group of memory unit: Four a. b. Three Two C. d. One 12. Which is the parts of memory unit: a. Processor memory b. Main memory Secondary memory C. đ. All of these 13. MOS stand for: Metal oxide semiconductor a. b. Memory oxide semiconductor C. A and B d. None of these 14. Which system communicates with the outside word via the I/O devices interfaced to it:

Microprocessor

Microcomputer

All of these

Digital computer

а. **b**.

C.

d.

| 15. | A computer which has the microprocessor as is called as a microcomputer: |
|-----|--------------------------------------------------------------------------|
| a.  | CPU                                                                      |
| b.  | ALU                                                                      |
| c.  | RU                                                                       |
| d.  | None of these                                                            |
| 16. | The organization of I/O devices create a difference between:             |
| a.  | Digital computer                                                         |
| b.  | Micro computer                                                           |
| c.  | A and B                                                                  |
| d.  | None of these                                                            |
| 17. | How many generation of microprocessor.                                   |
| a.  | Four                                                                     |
| b.  | Five                                                                     |
| C.  | Six                                                                      |
| d.  | Three                                                                    |
| 18. | The was very successful in the calculator market at that time:           |
| a.  | Motorola 6800 and 6809                                                   |
| b.  | Microprocessor 4004                                                      |
| C.  | Intel 8085                                                               |
| d.  | None of these                                                            |
| 19. | How are the successful microprocessor:                                   |
| a.  | 8004                                                                     |
| b.  | 5006                                                                     |
| c.  | 4004                                                                     |
| d.  | All of these                                                             |
| 20. | How many microprocessor in the market during the same period.            |

a. 6

| D.  | 8                                                                    |
|-----|----------------------------------------------------------------------|
| c.  | 3                                                                    |
| d.  | 5                                                                    |
| 0.1 |                                                                      |
|     | PMOS stands for:                                                     |
| a.  | P-channel metal-oxide-semiconductor                                  |
|     | P-channel memory –oxide-semiconductor                                |
|     | Both A and B                                                         |
|     | None of these                                                        |
| 22. | Which provided the current:                                          |
| a.  | Low-cost                                                             |
| b.  | Slow-cost                                                            |
| C.  | Low-Output                                                           |
| d.  | All the above                                                        |
| 23. | Second Generation?                                                   |
| a.  | 1974-1976                                                            |
| b.  | 1974-1978                                                            |
| c.  | 1974-1972                                                            |
| d.  | None of these                                                        |
| 24. | The beginning of very efficient microprocessor in second generation. |
| a.  | 4-bit                                                                |
| b.  | 8-bit                                                                |
| C.  | 16-bit                                                               |
| d.  | 64-bit                                                               |
| 25. | Which are some of popular processor:                                 |
| a.  | Motorola 6800 and 6809                                               |
| b.  | Intel 8085                                                           |
| C.  | Zilog Z80                                                            |
| d.  | All the above                                                        |
| 26  | NMOS stands for.                                                     |

a. N-channel metal-oxide-semiconductor

| b.  | P-channel metal-oxide-semiconductor                             |  |  |  |
|-----|-----------------------------------------------------------------|--|--|--|
| C.  | N-channel memory-oxide-semiconductor                            |  |  |  |
| d.  | All the above                                                   |  |  |  |
| 27. | Was more common year:                                           |  |  |  |
|     |                                                                 |  |  |  |
| a.  | CRT                                                             |  |  |  |
| b.  | TTL                                                             |  |  |  |
|     | Both A and B                                                    |  |  |  |
| d.  | None of these                                                   |  |  |  |
| 28. | . Which technology speed faster and higher density.             |  |  |  |
| a.  | PMOS                                                            |  |  |  |
| b.  | NMOS                                                            |  |  |  |
| C.  | HMOS                                                            |  |  |  |
| d.  | All the above                                                   |  |  |  |
| 29. | What is the period of 3 generation.                             |  |  |  |
| a.  | 1979-1981                                                       |  |  |  |
| b.  | 1979–1980                                                       |  |  |  |
| C.  | 1978-1979                                                       |  |  |  |
| d.  | 1978-1980                                                       |  |  |  |
| 30. | Third generation microprocessor is dominated by microprocessor. |  |  |  |
| a.  | 8 bit                                                           |  |  |  |
| b.  | 4 bit                                                           |  |  |  |
| c.  | 16 bit                                                          |  |  |  |
| d.  | 64 bit                                                          |  |  |  |
| 31. | Intel used HMOS technology to recreate:                         |  |  |  |
| a.  | 8084 A                                                          |  |  |  |
| b.  | 8086 A                                                          |  |  |  |
| c.  | 8085 A                                                          |  |  |  |
| d.  | 8088 A                                                          |  |  |  |
|     |                                                                 |  |  |  |

32. HMOS stands for:

| a.  | High performance metal oxide semiconductor                                    |  |  |
|-----|-------------------------------------------------------------------------------|--|--|
| b.  | High processor metal oxide semiconductor                                      |  |  |
| C.  | Both A and b                                                                  |  |  |
| d.  | None of these                                                                 |  |  |
| 33. | What is the period of fourth generation:                                      |  |  |
| a.  | 1979-1980                                                                     |  |  |
| b.  | 1981–1995                                                                     |  |  |
| c.  | 1995-2000                                                                     |  |  |
| d.  | 1974–1980                                                                     |  |  |
| 34. | The fourth generation of microprocessor came really as a soon boon to the:    |  |  |
| a.  | Computing environment                                                         |  |  |
| b.  | Processing environment                                                        |  |  |
| C.  | Hot environment                                                               |  |  |
| d.  | All of these                                                                  |  |  |
| 35. | How many bit microprocessor in the era marked beginning of fourth generation. |  |  |
| a.  | 4 bit                                                                         |  |  |
| b.  | 8 bit                                                                         |  |  |
| C.  | 16 bit                                                                        |  |  |
| d.  | 32 bit                                                                        |  |  |
| 36. | They were fabricated using a low power version of the HMOS technology called: |  |  |
| a.  | HSMOS                                                                         |  |  |
| b.  | HCMOS                                                                         |  |  |
| C.  | HSSOM                                                                         |  |  |
| d.  | None of these                                                                 |  |  |
| 37. | Motorola introduced processor:                                                |  |  |
| a.  | 2 bit-RISC                                                                    |  |  |
| b.  | 4 bit-RISC                                                                    |  |  |
| C.  | 8 bit-RISC                                                                    |  |  |

đ.

32 bit-RISC

| 38. | Motorola introduced 32 bit RISC processor called:               |  |  |
|-----|-----------------------------------------------------------------|--|--|
| a.  | MC 88100                                                        |  |  |
| b.  | MC 81100                                                        |  |  |
| C.  | MC 80100                                                        |  |  |
| d.  | MC 81000                                                        |  |  |
| 39. | Period of fifth generation?                                     |  |  |
| a.  | 1974-1978                                                       |  |  |
| b.  | 1979–1980                                                       |  |  |
| C.  | 1981–1985                                                       |  |  |
| d.  | 1995-till date                                                  |  |  |
| 40. | The growth of vacuum tube technology has been listed as follow: |  |  |
| a.  | 1946–1957                                                       |  |  |
| b.  | 1958-1964                                                       |  |  |
| C.  | 1985-1999                                                       |  |  |
| d.  | None of these                                                   |  |  |
| 41. | The growth of transistor technology in:                         |  |  |
| a.  | 1946-1957                                                       |  |  |
| b.  | 1958-1964                                                       |  |  |
| C.  | 1985-1999                                                       |  |  |
| d.  | None of these                                                   |  |  |
| 42. | How are the growth of SSI technology in:                        |  |  |
| a.  | 1956 on words                                                   |  |  |
| b.  | 1965 on words                                                   |  |  |
| C.  | 1978 on words                                                   |  |  |
| d.  | 1978 on words                                                   |  |  |
| 43. | The growth of medium scale integration in:                      |  |  |
| a.  | Till 1971                                                       |  |  |
| h   | Till 1070                                                       |  |  |

| C.                                         | Till 1972                                                                           |  |  |  |
|--------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|
| d.                                         | Till 1969                                                                           |  |  |  |
|                                            |                                                                                     |  |  |  |
| 44.                                        | 4. The growth of SSI up to:                                                         |  |  |  |
|                                            |                                                                                     |  |  |  |
| a.                                         | 100 device on a chip                                                                |  |  |  |
| b.                                         | 200 device on a chip                                                                |  |  |  |
| C.                                         | 300 device on a chip                                                                |  |  |  |
| d.                                         | 400 device on a chip                                                                |  |  |  |
| 45.                                        | The growth of LSI technology on:                                                    |  |  |  |
| a.                                         | 1994-1995                                                                           |  |  |  |
| ъ.                                         | 1971–1977                                                                           |  |  |  |
| <b>с</b> .                                 | 1972-1978                                                                           |  |  |  |
| d.                                         | None of these                                                                       |  |  |  |
| CI.                                        | There of these                                                                      |  |  |  |
| 46.                                        | Which is most commonly measured in terms of MIPS previously million instruction per |  |  |  |
|                                            | ond:                                                                                |  |  |  |
|                                            |                                                                                     |  |  |  |
| a.                                         | Microprocessor                                                                      |  |  |  |
| b.                                         | Performance of a microprocessor                                                     |  |  |  |
| c.                                         | Assembly line                                                                       |  |  |  |
| d.                                         | None of these                                                                       |  |  |  |
|                                            |                                                                                     |  |  |  |
| 47.                                        | The range of this rating for which microprocessor of:                               |  |  |  |
|                                            |                                                                                     |  |  |  |
| a.                                         | VLSI                                                                                |  |  |  |
| b.                                         | Motorola                                                                            |  |  |  |
| C.                                         | Intel                                                                               |  |  |  |
| d.                                         | Zilog                                                                               |  |  |  |
| 48. How can we make computers work faster? |                                                                                     |  |  |  |
| a.                                         | The fetch-execute cycle and pipelining                                              |  |  |  |
| b.                                         | The assembly                                                                        |  |  |  |
| c.                                         | Both A and B                                                                        |  |  |  |
| d.                                         | None of these                                                                       |  |  |  |

| 49.                                                     | 49. Who is the represents the fundamental process in the operation of the CPU:       |  |  |  |
|---------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|
| a.                                                      | The fetch-execute cycle and pipelining                                               |  |  |  |
| b.                                                      | The assembly                                                                         |  |  |  |
| C.                                                      | Both A and B                                                                         |  |  |  |
| d.                                                      | None of these                                                                        |  |  |  |
| 50.                                                     | Which process information at a much faster rate than it can retrieve it from memory: |  |  |  |
| a.                                                      | ALU                                                                                  |  |  |  |
| b.                                                      | Processor                                                                            |  |  |  |
| C.                                                      | Microprocessor                                                                       |  |  |  |
| d.                                                      | CPU                                                                                  |  |  |  |
| 51.                                                     | memory system which is discussed later can improve matters in this respect.          |  |  |  |
| a.                                                      | Data memory                                                                          |  |  |  |
| b.                                                      | Cache memory                                                                         |  |  |  |
| c.                                                      | Memory                                                                               |  |  |  |
| d.                                                      | None of these                                                                        |  |  |  |
| 52. The fetch-execute cycle is to use a system know as: |                                                                                      |  |  |  |
| a.                                                      | Assembly line                                                                        |  |  |  |
| b.                                                      | Pipelining                                                                           |  |  |  |
| c.                                                      | Cache                                                                                |  |  |  |
| d.                                                      | None of these                                                                        |  |  |  |
| 53.                                                     | The time taken for all stages of the assembly line to become active is called the:   |  |  |  |
| a.                                                      | Flow through time                                                                    |  |  |  |
| b.                                                      | Clock period                                                                         |  |  |  |
| c.                                                      | Throughput                                                                           |  |  |  |
| d.                                                      | All of these                                                                         |  |  |  |
| 54.                                                     | The clock period is denoted by:                                                      |  |  |  |
|                                                         | TT                                                                                   |  |  |  |



56. Who is the determined by the time taken by the stages the requires the most processing time:

## Clock period a.

- b. Flow through
- C. Throughput
- None of these

57. The \_\_\_\_\_ of can assembly line to be  $I/t_p$ :

- Clock period a.
- b. Pipelining
- c. Throughput
- d. Flow through

58. Which is the microprocessor launched by Motorola corporation introduced:

## Mc6800 a.

- 8080 b.
- IMP-8 C.
- RPS-8 d.

59. How many bit MC6800 microprocessor:

- 4-bit a.
- 8-bit b.
- 16-bit C.
- d. 32-bit

|                                                       | Motorola has declined from having nearly th smaller share:                                                                                                                                                | share of the microprocessor market to |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| <ul><li>a.</li><li>b.</li><li>c.</li><li>d.</li></ul> | 30%<br>40%<br>50%<br>60%                                                                                                                                                                                  |                                       |
| 61.                                                   | Which is the microprocessor launch by Fairchild compa                                                                                                                                                     | any.                                  |
| <ul><li>a.</li><li>b.</li><li>c.</li><li>d.</li></ul> | F-6 F-8 Both A and B None of these                                                                                                                                                                        |                                       |
| 62.                                                   | How many stages has fetch execute cycle:                                                                                                                                                                  |                                       |
| <ul><li>a.</li><li>b.</li><li>c.</li><li>d.</li></ul> | 3<br>4<br>5<br>6                                                                                                                                                                                          |                                       |
| 63.                                                   | Which is the world's first microprocessor?                                                                                                                                                                |                                       |
| <ul><li>a.</li><li>b.</li><li>c.</li><li>d.</li></ul> | Intel 4004 Motorola 68020 Intel8008 None of these                                                                                                                                                         |                                       |
| <ul><li>a.</li><li>b.</li><li>c.</li><li>d.</li></ul> | MOSFET stands for?  Metal-oxide-semiconductor field effect transistor  Metal-oxide-semiconductor fan effort transistor  Both A and B  None of these  What is the main problem of Intel 4004 microprocesso | $\mathbf{r}$ :                        |

Speed

Memory size

a.

b.

| C.  | World width                                                                               |
|-----|-------------------------------------------------------------------------------------------|
| đ.  | All of these                                                                              |
|     |                                                                                           |
| 66. | The evolution of the 4 bit microprocessor ended when Intel released in:                   |
|     |                                                                                           |
| a.  | 4004                                                                                      |
| b.  | 8008                                                                                      |
| C.  | 40964                                                                                     |
| d.  | 4040                                                                                      |
|     |                                                                                           |
| 67. | How many bit microprocessor still survives in low-end application such as microwave ovens |
| and | small control system:                                                                     |
|     |                                                                                           |
| a.  | 4 bit                                                                                     |
| b.  | 16 bit                                                                                    |
| C.  | 32 bit                                                                                    |
| d.  | 64 bit                                                                                    |
|     |                                                                                           |
| 68. | Calculator are based on microprocessor:                                                   |
|     |                                                                                           |
| a.  | 4 bit                                                                                     |
| b.  | 16 bit                                                                                    |
| C.  | 32 bit                                                                                    |
| d.  | 64 bit                                                                                    |
|     |                                                                                           |
|     |                                                                                           |
| 69. | BCD stands for:                                                                           |
|     |                                                                                           |
| a.  | Binary coded decimal                                                                      |
| b.  | Based coded decimal                                                                       |
| C.  | Both A and B                                                                              |
| d.  | None of these                                                                             |
|     |                                                                                           |
| 70. | Intel 8008 microprocessor realizing in:                                                   |
|     |                                                                                           |
| a.  | 1971                                                                                      |
| b.  | 1973                                                                                      |
| C.  | 1999                                                                                      |

c. d.

1988

| 71. | Intel 8008 microprocessor's upgraded version is:                                                            |
|-----|-------------------------------------------------------------------------------------------------------------|
| a.  | 8080                                                                                                        |
| b.  | 4004                                                                                                        |
| C.  | Both A and B                                                                                                |
| d.  | None of these                                                                                               |
| 72. | Intel 8008 microprocessor was introduced in:                                                                |
| a.  | 1971                                                                                                        |
| b.  | 1973                                                                                                        |
| C.  | 1999                                                                                                        |
| d.  | 1988                                                                                                        |
| 73. | MC6800 microprocessor was introduced by:                                                                    |
| a.  | Motorola corporation                                                                                        |
| b.  | Fairchild                                                                                                   |
| C.  | Both A and B                                                                                                |
| d.  | None of these                                                                                               |
|     | Which Microprocessor producer continue successfully to create newer and improved version he microprocessor: |
| a.  | Intel                                                                                                       |
| b.  | Motorola                                                                                                    |
| c.  | Both A and B                                                                                                |
| d.  | None of these                                                                                               |
| 75. | Motorola has declined how many % share of the microprocessor market to a much smaller                       |
| sha | re:                                                                                                         |
| a.  | 50%                                                                                                         |
| b.  | 55%                                                                                                         |
| C.  | 48%                                                                                                         |
| d.  | 51%                                                                                                         |
| 76. | Which year Intel corporation introduced an updated version of the 8080- the 8085:                           |

1965 a. b. 1976 1977 C. đ. 1985 77. In 1977 which corporation introduced an updated version of the 8080- the 8085: Motorola a. b. Intel C. **Rockwell** d. National 78. How many bit microprocessor developed by Intel: a. 4 bit **b**. 8 bit C. 32 bit 64 bit d. 79. Which is the main feature of 8085. Internal clock generator a. b. Internal system controller Higher clock frequency C. đ. All of these 80. Which is 16 Bit microprocessor: 8088 a. 8086 b.

8085

All of these

81. How many speed of 8088,8085,8086 microprocessor:

2.5 Million instruction per second

1.5 Million instruction per second3.5 Million instruction per second

1.6 Million instruction per second

c. d.

**a.** b.

c. d.

| 82. | which year intel family ensured:                                           |
|-----|----------------------------------------------------------------------------|
| a.  | 1965                                                                       |
| b.  | 1978                                                                       |
| c.  | 1981                                                                       |
| d.  | 1999                                                                       |
| 83. | Which corporation decided to use 8088 microprocessor in personal computer: |
| a.  | IBM                                                                        |
| b.  | CRT                                                                        |
| C.  | PMN                                                                        |
| d.  | SPS                                                                        |
| 84. | Which processor provided 1 MB memory.                                      |
| a.  | 16-bit 8086 and 8088                                                       |
| b.  | 32-bit 8086 and 8088                                                       |
| c.  | 64-bit 8086 and 8088                                                       |
| d.  | 8-bit 8086 and 8088                                                        |
| 85. | Who was introduce the 80286 microprocessor updated on 8086,in 1983:        |
| a.  | Intel                                                                      |
| b.  | Motorola                                                                   |
| C.  | Fairchild                                                                  |
| d.  | None of these                                                              |
| 86. | Which is the microprocessor launched by Intel.                             |
| a.  | Z-8                                                                        |
| b.  | 8080                                                                       |
| C.  | 8000                                                                       |
| d.  | None of these                                                              |
| 87. | Which is the microprocessor launched by national semiconductor.            |
| а   | IMP_4                                                                      |

b. IMP-8

- c. IMP-6
  d. IMP-7

  88. Which is the microprocessor launched by Rockwell international.

  a. RPS-4
  b. RPS-6
  c. RPS-8
  d. All of these
  - 89. Which is the microprocessor launched by Zilog.
  - a. Z-2
  - b. Z-4
  - c. Z-6
  - d. Z-8
  - 90. CAD stands for:
  - a. Computer aided drafting
  - b. Compare aided drafting
  - c. Both A and B
  - d. None of these
  - 91. GUI stands for:
  - a. Graphical user interface
  - b. Graph used Intel
  - c. Graphical use inter
  - d. None of these
  - 92. VGA stands for:
  - a. Visual graph area
  - b. Visual graphics array
  - c. Visual graph accept
  - d. All of these
  - 93. Pentium Pro Processor contains:

| a.  | L1 Cache                                                           |  |  |
|-----|--------------------------------------------------------------------|--|--|
| b.  | L2 Cache                                                           |  |  |
| C.  | Both L1 & L2                                                       |  |  |
| d.  | None of these                                                      |  |  |
| 94. | L1 cache memory is places at                                       |  |  |
| a.  | On Processor                                                       |  |  |
| b.  | On Mother Board                                                    |  |  |
| C.  | On Memory                                                          |  |  |
| d.  | All of these                                                       |  |  |
| 95. | L2 cache memory is places at                                       |  |  |
| a.  | On Processor                                                       |  |  |
| b.  | On Mother Board                                                    |  |  |
| C.  | On Memory                                                          |  |  |
| d.  | All of these                                                       |  |  |
| 96. | Pentium Pro can address of memory:                                 |  |  |
| a.  | 4 GB                                                               |  |  |
| b.  | 128 GB                                                             |  |  |
| c.  | 256 GB                                                             |  |  |
| d.  | 512 GB                                                             |  |  |
| 97. | Which is the professional or Business version of Intel Processors: |  |  |
| a.  | Pentium II                                                         |  |  |
| b.  | Pentium Pro                                                        |  |  |
| C.  | Pentium MMX                                                        |  |  |
| d.  | Pentium Xeon                                                       |  |  |
| 98. | Pentium III processor is released in the form of:                  |  |  |
| a.  |                                                                    |  |  |

Slot 1 Version in Plastic Cartridge

Both a and b

b.

C.

- d. None of these
- 99. What is the maximum clock speed of P III processors
- a. 1.0 GHz
- b. 1.1 GHz
- c. 1.2 GHz
- d. 1.3 GHz
- 100. Power PC microprocessor architecture is developed by:
- a. Apple
- b. IBM
- c. Motorola
- d. All of these
- 101. Which is not the main architectural feature of Power PC:
- a. It is not based on RISC
- b. Superscalar implementation
- c. Both 32 & 64 Bit
- d. Paged Memory management architecture
- 102. Alpha AXP is developed by:
- a. DEC
- b. IBM
- c. Motorola
- d. Intel
- 103. Which is not the main feature of DEC Alpha:
- a. 64 Bit RISC processor
- b. Designed to replace 32 VAX(CISC)
- c. Seven stage split integer/floating point pipeline
- d. Variable Instruction length
- 104. Which is not the open-source OS:
- a. Debian
- b. BSD Unix
- c. Gentoo & Red Hat Linux
- d. Windows

| a.              | Instruct set area                                        |  |
|-----------------|----------------------------------------------------------|--|
| b.              | Instruction set architecture                             |  |
| c. Both a and b |                                                          |  |
| d.              | None of these                                            |  |
|                 |                                                          |  |
| 106.            | RISC stands for:                                         |  |
| a.              | Reduced Instruction set computer                         |  |
| b.              | Reduced Instruct set compare                             |  |
| c.              | Reduced instruction stands computer                      |  |
| d.              | All of these                                             |  |
| 107.            | DEC stands for:                                          |  |
|                 |                                                          |  |
| a.              | Digital electronic computer                              |  |
|                 |                                                          |  |
| b.              | Digital electronic corporation                           |  |
| C.              | Digital equipment corporation                            |  |
| d.              | None of these                                            |  |
|                 |                                                          |  |
| 108.            | How many architectural paradigms in microprocessor.      |  |
| a               | 2                                                        |  |
| <b>a.</b><br>b. | 3                                                        |  |
| D.<br>С.        | 4                                                        |  |
| -               | 6                                                        |  |
| u.              | 6                                                        |  |
| 109.            | Which are the architectural paradigms in microprocessor: |  |
|                 | ···                                                      |  |
| a.              | RISC                                                     |  |
| b.              | CISC                                                     |  |
| c.              | PISC                                                     |  |
| đ.              | A and B                                                  |  |
|                 |                                                          |  |
| - د. ب          |                                                          |  |
| 110.            |                                                          |  |
| a.              | Complex instruction set computer                         |  |
| b.              | Camper instruct set of computer                          |  |

Compared instruction set computer

C.

105.

ISA stands for:

| d.              | None of                             | f these                               |  |  |
|-----------------|-------------------------------------|---------------------------------------|--|--|
| 111.            | PC                                  | 's use based on this architecture:    |  |  |
|                 | CDII                                |                                       |  |  |
| <b>a.</b><br>b. | CPU<br>ALU                          |                                       |  |  |
|                 | MU                                  |                                       |  |  |
| c.<br>d.        | None of                             | these                                 |  |  |
| <u> </u>        |                                     | . These                               |  |  |
| 1.              | BIU STA                             | AND FOR:                              |  |  |
|                 | a.                                  | Bus interface unit                    |  |  |
|                 | b.                                  | Bess interface unit                   |  |  |
|                 | C.                                  | A and B                               |  |  |
|                 | d.                                  | None of these                         |  |  |
| 2.              | EU STA                              | ND FOR:                               |  |  |
|                 | a.                                  | Execution unit                        |  |  |
|                 | b.                                  | Execute unit                          |  |  |
|                 | C.                                  | Exchange unit                         |  |  |
|                 | d.                                  | None of these                         |  |  |
| 3.              | The register can be divided are:    |                                       |  |  |
|                 | a.                                  | 3                                     |  |  |
|                 | Ъ.                                  | 4                                     |  |  |
|                 | C.                                  | 5                                     |  |  |
|                 | d.                                  | 6                                     |  |  |
| 4.              | Which                               | are the part of architecture of 8086: |  |  |
|                 | a.                                  | The bus interface unit                |  |  |
|                 | b.                                  | The execution unit                    |  |  |
|                 | C.                                  | Both A and B                          |  |  |
|                 | d.                                  | None of these                         |  |  |
| 5.              | Which                               | are the four categories of registers: |  |  |
|                 | a.                                  | General- purpose register             |  |  |
|                 | b.                                  | Pointer or index registers            |  |  |
|                 | C.                                  | Segment registers                     |  |  |
|                 | d.                                  | Other register                        |  |  |
|                 | e.                                  | All of these                          |  |  |
| 6.              | Eight of the register are known as: |                                       |  |  |
|                 | a.                                  | General- purpose register             |  |  |
|                 | b.                                  | Pointer or index registers            |  |  |
|                 | C.                                  | Segment registers                     |  |  |

Other register

d.

| 7.  | The fou  | r index register can be used for:     |
|-----|----------|---------------------------------------|
|     | a.       | Arithmetic operation                  |
|     | b.       | Multipulation operation               |
|     | C.       | Subtraction operation                 |
|     | d.       | All of these                          |
| 8.  | IP Stand | l for:                                |
|     | a.       | Instruction pointer                   |
|     | b.       | Instruction purpose                   |
|     | C.       | Instruction paints                    |
|     | d.       | None of these                         |
| 9.  | CS Stan  | d for:                                |
|     | a.       | Code segment                          |
|     | b.       | Coot segment                          |
|     | C.       | Cost segment                          |
|     | d.       | Counter segment                       |
| 10. | DS Stand | for:                                  |
|     | a.       | Data segment                          |
|     | b.       | Direct segment                        |
|     | C.       | Declare segment                       |
|     | d.       | Divide segment                        |
| 11. | Which a  | re the segment:                       |
|     | a.       | CS: Code segment                      |
|     | b.       | DS: data segment                      |
|     | C.       | SS: Stack segment                     |
|     | d.       | ES:extra segment                      |
|     | e.       | All of these                          |
| 12. | The accu | latator is 16 bit wide and is called: |
|     | a.       | AX                                    |
|     | b.       | AH                                    |
|     | C.       | AL                                    |
|     | d.       | DL                                    |
| 13. | The uppe | er 8 bit are called:                  |
|     | a.       | ВН                                    |
|     | b.       | BL                                    |
|     | c.       | АН                                    |
|     | d.       |                                       |
| 14. | The lowe | er 8 bit are called                   |
|     | a.       | AL                                    |
|     | h        | CI                                    |

- c. BL
  d. DL
  15. IP stand for:
  a. Inc
  b. Insi
  c. Inc
  d. Nor
  - a. Industry pointer
  - b. Instruction pointer
  - c. Index pointer
  - d. None of these
- 16. Which has great important in modular programming.
  - a. Stack segment
  - b. Queue segment
  - c. Array segment
  - d. All of these
- 17. Which register containing the 8086/8088 flag:
  - a. Status register
  - b. Stack register
  - c. Flag register
  - d. Stand register
- 18. Which flag are used to record specific characteristics of arithmetic and logical instructions:
  - a. The stack
  - b. The stand
  - c. The status
  - d. The queue
- 19. How many bits the instruction pointer is wide:
  - a. 16 bit
  - b. 32 bit
  - c. 64 bit
  - d. 128 bit
- 20. How many type of addressing in memory:
  - a. Logical address
  - b. Physical address
  - c. Both A and B
  - d. None of these
- 21. The size of each segment in 8086 is:
  - a. 64 kb
  - b. 24 kb
  - c. 50 kb
  - d. 16kb
- 22. The physical address of memory is:
  - a. 20 bit

|      | b.       | 16 bit                                                               |
|------|----------|----------------------------------------------------------------------|
|      | C.       | 32 bit                                                               |
|      | d.       | 64 bit                                                               |
| 23.  | The      | address of a memory is a 20 bit address for the 8086 microprocessor. |
|      | a.       | Physical                                                             |
|      | b.       | Logical                                                              |
|      | c.       | Both                                                                 |
|      | d.       | None of these                                                        |
| 24.  | To provi | de clarity in case of the status register and placeholders ar        |
| disp | olayed:  |                                                                      |
|      | a.       | Binary                                                               |
|      | b.       | Hexadecimal                                                          |
|      | c.       | Both                                                                 |
|      | d.       | None of these                                                        |
| 25.  | The pin  | configuration of 8086 is available in the:                           |
|      | a.       | 40 pin                                                               |
|      | b.       | 50 pin                                                               |
|      | C.       | 30 pin                                                               |
|      | d.       | 20 pin                                                               |
| 26.  | DIP stan | d for:                                                               |
|      | a.       | Deal inline package                                                  |
|      | Ъ.       | Dual inline package                                                  |
|      | C.       | Direct inline package                                                |
|      | d.       | Digital inline package                                               |
| 27.  | PA stand | for:                                                                 |
|      | a.       | Project address                                                      |
|      | Ъ.       | Physical address                                                     |
|      | C.       | Pin address                                                          |
|      | d.       | Pointer address                                                      |
| 28.  | SBA stan | d for:                                                               |
|      | a.       | Segment bus address                                                  |
|      | b.       | Segment bit address                                                  |
|      | c.       | Segment base address                                                 |
|      | d.       | Segment byte address                                                 |
| 29.  | EA stand | for:                                                                 |
|      | a.       | Effective address                                                    |
|      | b.       | Electrical address                                                   |
|      | C.       | Effect address                                                       |

d. None of these

## 30. BP stand for:

- a. Bit pointer
- b. Base pointer
- c. Bus pointer
- d. Byte pointer

#### 31. DI stand for:

- a. Destination index
- b. Defect index
- c. Definition index
- d. Delete index

#### 32. SI stand for:

- a. Stand index
- b. Source index
- c. Segment index
- d. Simple index

#### 33. DS stand for:

- a. Default segment
- b. Defect segment
- c. Delete segment
- d. Definition segment

## 34. ALE stand for:

- a. Address latch enable
- b. Address light enable
- c. Address lower enable
- d. Address last enable

### 35. AD stand for:

- a. Address data
- b. Address delete
- c. Address date
- d. Address deal

# 36. NMI stand for:

- a. Non mask able interrupt
- b. Non mistake interrupt
- c. Both
- d. None of these

## 37. PC stand for:

- a. program counter
- b. project counter
- c. protect counter

|      | a.                | planning counter                                                           |
|------|-------------------|----------------------------------------------------------------------------|
| 38.  | 38. AH stand for: |                                                                            |
|      | a.                | Accumulator high                                                           |
|      | b.                | Address high                                                               |
|      | C.                | Appropriate high                                                           |
|      | d.                | Application high                                                           |
| 39.  | AL stand          | for:                                                                       |
|      | a.                | Accumulator low                                                            |
|      | b.                | Address low                                                                |
|      | C.                | Appropriate low                                                            |
|      | d.                | Application low                                                            |
| 40.  | Which ar          | re the categorized of flag.                                                |
|      | a.                | Conditional flag                                                           |
|      | b.                | Control flag                                                               |
|      | c.                | Both a and b                                                               |
|      | d.                | None of these                                                              |
| 41.  | Which an          | re the general register:                                                   |
|      | a.                | AX: Accumulator                                                            |
|      | b.                | BX: Base                                                                   |
|      | C.                | CX: Count                                                                  |
|      | d.                | DX: Data                                                                   |
|      | e.                | All of these                                                               |
| 42.  |                   | is the most important segment and it contains the actual assembly language |
| inst | ruction to        | be executed by the microprocessor.                                         |
|      | a.                | Data segment                                                               |
|      | b.                | Code segment                                                               |
|      | C.                | Stack segment                                                              |
|      | d.                | Extra segment                                                              |
| 43.  | The offse         | t of a particular segment varies from:                                     |
|      | a.                | OOOH to FFFH                                                               |
|      | b.                | 0000H to FFFFH                                                             |
|      | C.                | OOH to FFH                                                                 |
|      | d.                | OOOOOH to FFFFFH                                                           |
| 44.  | Which an          | re the factor of cache memory:                                             |
|      | a.                | Architecture of the microprocessor                                         |
|      | b.                | Properties of the programs being executed                                  |
|      | C.                | Size organization of the cache                                             |
|      | đ.                | All of these                                                               |
| 45.  |                   | is usually the first level of memory access by the microprocessor.         |

|      | a.         | Cache memory                                                               |
|------|------------|----------------------------------------------------------------------------|
|      | b.         | Data memory                                                                |
|      | C.         | Main memory                                                                |
|      | d.         | All of these                                                               |
| 46.  | which is   | the small amount of high-speed memory used to work directly with the       |
| mic  | roproces   | sor:                                                                       |
|      | a.         | Cache                                                                      |
|      | b.         | Case                                                                       |
|      | C.         | Cost                                                                       |
|      | d.         | Coos                                                                       |
| 47.  | The cacl   | ne usually gets its data from the whenever the instruction or data is      |
| req  | uired by 1 | the CPU:                                                                   |
|      | a.         | Main memory                                                                |
|      | b.         | Case memory                                                                |
|      | C.         | Cache memory                                                               |
|      | d.         | All of these                                                               |
| 48.  | The amo    | ount of information which can be placed at one time in the cache memory is |
| call | ed         | :                                                                          |
|      | a.         | Circle size                                                                |
|      | Ъ.         | Line size                                                                  |
|      | C.         | Wide line size                                                             |
|      | d.         | None of these                                                              |
| 49.  | How ma     | any type of cache memory:                                                  |
|      | a.         | 1                                                                          |
|      | b.         | 2                                                                          |
|      | c.         | 3                                                                          |
|      | d.         | 4                                                                          |
| 50.  | Which i    | s the type of cache memory:                                                |
|      | a.         | Fully associative cache                                                    |
|      | b.         | Direct-mapped cache                                                        |
|      | C.         | Set-associative cache                                                      |
|      | d.         | All of these                                                               |
| 51.  | Which r    | nemory is used to holds the address of the data stored in the cache:       |
|      | a.         | Associative memory                                                         |
|      | b.         | Case memory                                                                |
|      | C.         | Ordinary memory                                                            |
|      | d.         | None of these                                                              |
| 52.  | Direct     | mapping is a to implement cache memory:                                    |
|      | a.         | Cheaper way                                                                |

|     | b.         | Case way                                                                    |
|-----|------------|-----------------------------------------------------------------------------|
|     | C.         | Cache way                                                                   |
|     | d.         | None of these                                                               |
| 53. | A fourth   | bit called the:                                                             |
|     | a.         | Direct bit                                                                  |
|     | b.         | Cache bit                                                                   |
|     | c.         | Valid bit                                                                   |
|     | d.         | All of these                                                                |
| 54. | FIFO star  | nd for:                                                                     |
|     | a.         | First in first other                                                        |
|     | b.         | First in first out                                                          |
|     | C.         | First in first over                                                         |
|     | d.         | None of these                                                               |
| 55. | Micropro   | ocessor reference that are available in the cache are called:               |
|     | a.         | Cache hits                                                                  |
|     | b.         | Cache line                                                                  |
|     | C.         | Cache memory                                                                |
|     | d.         | All of these                                                                |
| 56. | Micropro   | ocessor reference that are not available in the cache are called:           |
|     | a.         | Cache hits                                                                  |
|     | b.         | Cache line                                                                  |
|     | c.         | Cache misses                                                                |
|     | d.         | Cache memory                                                                |
| 57. |            | is the most commonly used cache controller with a number of processor sets. |
|     | a.         | L211 controller                                                             |
|     | <b>b</b> . | L210 controller                                                             |
|     | C.         | L214 controller                                                             |
|     | d.         | None of these                                                               |
| 58. | LFB stand  | d for:                                                                      |
|     | a.         | Line full buffers                                                           |
|     | Ъ.         | Line fill buffers                                                           |
|     | C.         | Line fan buffers                                                            |
|     | d.         | None of these                                                               |
| 59. | LRB stan   | d for:                                                                      |
|     | a.         | Line read buffers                                                           |
|     | b.         | Line ready buffers                                                          |
|     | C.         | Line root buffers                                                           |
|     | d.         | Line right buffers                                                          |
| 60  | FR stand   | for.                                                                        |

|     | a.         | Effect buffers                                                               |
|-----|------------|------------------------------------------------------------------------------|
|     | b.         | Effecting buffers                                                            |
|     | C.         | Effection buffers                                                            |
|     | đ.         | None of these                                                                |
| 61. | EB stand   | d for:                                                                       |
|     | a.         | Effect buffers                                                               |
|     | b.         | Effecting buffers                                                            |
|     | C.         | Effection buffers                                                            |
|     | d.         | Eviction buffers                                                             |
| 62. | WB stand   | d for:                                                                       |
|     | a.         | Write buffers                                                                |
|     | b.         | Written buffers                                                              |
|     | C.         | Wrote buffers                                                                |
|     | d.         | None of these                                                                |
| 63. | WA stand   | d for:                                                                       |
|     | a.         | Write allocate                                                               |
|     | b.         | Wrote allocate                                                               |
|     | C.         | Way allocate                                                                 |
|     | d.         | Word allocate                                                                |
| 64. | In case of | f direct- mapped cache lower order line address bits are used the access the |
|     |            | <u>.</u>                                                                     |
|     | a.         | RAM                                                                          |
|     | b.         | ROM                                                                          |
|     | C.         | Directory                                                                    |
|     | d.         | HDD                                                                          |
| 65. | The inde   | ex high order bits in the address known as:                                  |
|     | a.         | tags                                                                         |
|     | b.         | label                                                                        |
|     | C.         | point                                                                        |
|     | d.         | location                                                                     |
|     | e.         |                                                                              |
| 66. | The parit  | y bits are used to check that a:                                             |
|     | a.         | Two bit error                                                                |
|     | <b>b</b> . | Single bit error                                                             |
|     | C.         | Multi bit error                                                              |
|     | d.         | None of these                                                                |
| 67. | Who wo     | orks as cache on the variable:                                               |
|     | a.         | Register                                                                     |
|     | b.         | Memory                                                                       |

|      | C.         | Pointer                                                                             |
|------|------------|-------------------------------------------------------------------------------------|
|      | d.         | Segment                                                                             |
| 68.  | Second le  | evel is a cache on the:                                                             |
|      | a.         | Main memory                                                                         |
|      | b.         | RAM                                                                                 |
|      | c.         | Both                                                                                |
|      | d.         | None of these                                                                       |
| 69.  | The men    | nory system is said to be effective if the access time of the cache is close to the |
| effe | ctive acce | ss time of the:                                                                     |
|      | a.         | ROM                                                                                 |
|      | b.         | RAM                                                                                 |
|      | C.         | HDD                                                                                 |
|      | d.         | Processor                                                                           |
| 70.  | Cache is   | usually the of memory access by the microprocessor:                                 |
|      | a.         | First level                                                                         |
|      | b.         | Second level                                                                        |
|      | C.         | Third level                                                                         |
|      | d.         | Fourth level                                                                        |
| 71.  | The prine  | cipal of working of the cache memory largely depends on which locality.             |
|      | a.         | Spatial locality                                                                    |
|      | b.         | Temporal locality                                                                   |
|      | C.         | Sequentially                                                                        |
|      | d.         | All of these                                                                        |
| 72.  | Who wo     | rk as a cache for the page table:                                                   |
|      | a.         | TLB                                                                                 |
|      | b.         | TLP                                                                                 |
|      | C.         | LEB                                                                                 |
|      | d.         | WAB                                                                                 |
| 73.  | Which fo   | ormula is used to calculate the number of read stall cycles.                        |
|      | a.         | Reads Read miss rate Read miss penalty                                              |
|      | b.         | Write* (Write miss rate * Write miss penalty)+write buffer stalls                   |
|      | C.         | Memory access * Cache miss rate * Cache miss penalty                                |
|      | d.         | None of these                                                                       |
| 74.  | Which fo   | ormula is used to calculate the number of write stall cycles:                       |
|      | a.         | Reads* Read miss rate * Read miss penalty                                           |

75. Which formula is used to calculate the number of memory stall cycles:

b.

C.

d.

None of these

Write• (Write miss rate • Write miss penalty)+write buffer stalls

Memory access \* Cache miss rate \* Cache miss penalty

|     | b.                                                                                  | Write* (Write miss rate * Write miss penalty)+write buffer stalls       |
|-----|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|     | C.                                                                                  | Memory access • Cache miss rate • Cache miss penalty                    |
|     | d.                                                                                  | None of these                                                           |
| 76. | Which ca                                                                            | auses the microprocessor to immediately terminate its present activity. |
|     | a.                                                                                  | RESET signal                                                            |
|     | b.                                                                                  | INTERUPT signal                                                         |
|     | C.                                                                                  | Both                                                                    |
|     | d.                                                                                  | None of these                                                           |
| 77. | Which as                                                                            | re the cache controller ports:                                          |
|     | a.                                                                                  | 64-bit AHB-Lite slave ports                                             |
|     | b.                                                                                  | 64-bit AHB-Lite master ports                                            |
|     | C.                                                                                  | Both                                                                    |
|     | d.                                                                                  | None of these                                                           |
| 78. | Cache can be controlled:                                                            |                                                                         |
|     | a.                                                                                  | 16KB-2MB                                                                |
|     | b.                                                                                  | 17 KB-2MB                                                               |
|     | C.                                                                                  | 18 KB-2MB                                                               |
|     | d.                                                                                  | 19 KB-2MB                                                               |
| 79. | Which is responsible for all the outside world communication by the microprocessor. |                                                                         |
|     | a.                                                                                  | BIU                                                                     |
|     | b.                                                                                  | PIU                                                                     |
|     | C.                                                                                  | TIU                                                                     |
|     | d.                                                                                  | LIU                                                                     |
|     | e.                                                                                  |                                                                         |
| 80. | INTR: it implies the signal:                                                        |                                                                         |
|     | a.                                                                                  | INTRRUPT REQUEST                                                        |
|     | b.                                                                                  | INTRRUPT RIGHT                                                          |
|     | C.                                                                                  | INTRRUPT RONGH                                                          |
|     | d.                                                                                  | INTRRUPT RESET                                                          |
|     |                                                                                     |                                                                         |
|     |                                                                                     |                                                                         |

Reads\* Read miss rate \* Read miss penalty

a.