## **GUJARAT TECHNOLOGICAL UNIVERSITY** B.F. Sem-III, Begular / Remedial Examination December 2010

| Subject code: 130701 Subject Name: Digital Logic Design |                                                                 |                                                                                                                                                                  |    |
|---------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Date                                                    | Date: 15 /12 /2010 Time: 10.30 am – 01.00 pm<br>Total Marks: 70 |                                                                                                                                                                  |    |
| Instructions:                                           |                                                                 |                                                                                                                                                                  |    |
|                                                         | 1.<br>2.<br>3.                                                  | Attempt all questions.<br>Make suitable assumptions wherever necessary.<br>Figures to the right indicate full marks.                                             |    |
| 01                                                      | (9)                                                             | Convert the following Numbers as directed:                                                                                                                       | 07 |
| <b>Z</b> .1                                             | (4)                                                             | (1) $(52)_{10} = (2)_2$                                                                                                                                          | 07 |
|                                                         |                                                                 | $\begin{array}{cccc} (2) & (101001011)_2 & = ( & )_{10} \\ (2) & (11101110) & = ( & ) \end{array}$                                                               |    |
|                                                         |                                                                 | $(3) (11101110)_2 - ( )_8 (4) (68)_{10} = ( )_{16}$                                                                                                              |    |
|                                                         | <b>(b)</b>                                                      | Reduce the expression:                                                                                                                                           | 07 |
| 01                                                      | (a)                                                             | (1) $A+B(AC+(B+C')D)$ (2) $(A+(BC)')'(AB'+ABC)$                                                                                                                  | 07 |
| Q.2                                                     | (a)                                                             | Simplify the Boolean function:<br>(1) $F(w,x,y,z) = \sum (0.1,2,4,5,6,8,9,12,13,14)$                                                                             | 0/ |
|                                                         |                                                                 | $(2)F(w,x,y) = \sum (0,1,3,4,5,7)$                                                                                                                               |    |
|                                                         | <b>(b)</b>                                                      | Explain with figures how NAND gate and NOR gate can be used as Universal gate.<br>OR                                                                             | 07 |
|                                                         | <b>(b)</b>                                                      | Simplify the Boolean function:                                                                                                                                   | 07 |
|                                                         |                                                                 | (1) $F = A'B'C'+B'CD'+A'BCD'+AB'C'$<br>(2) $F = A'B'D'+A'CD+A'BC$                                                                                                |    |
|                                                         |                                                                 | $d=A^{B}C^{D}+ACD+AB^{D}$ Where "d" indicates Don't care conditions.                                                                                             |    |
| Q.3                                                     | <b>(a)</b>                                                      | With logic diagram and truth table explain the working of 3 to 8 line decoder.                                                                                   | 07 |
|                                                         | (b)                                                             | With logic diagram and truth table explain the working JK Flipflop. Also obtain its characteristic equation. How JK flip-flop is the refinement of RS flip-flop? | 07 |
| 0.3                                                     | <b>(a)</b>                                                      | Design a counter with the following binary sequence:                                                                                                             | 07 |
| <b>Z</b>                                                | ()                                                              | 0, 4,2,1,6 and repeat. Use JK flip-flops                                                                                                                         |    |
|                                                         | (b)                                                             | With logic diagram and function table explain the operation of 4 to 1 line multiplexer.                                                                          | 07 |
| Q.4                                                     | <b>(a)</b>                                                      | What is the function of shift register? With the help of simple diagram explain its                                                                              | 07 |
|                                                         |                                                                 | working. With block diagram and timing diagram explain the serial transfer of information from register A to register B                                          |    |
|                                                         | <b>(b)</b>                                                      | With respect to Register Transfer logic, explain Interregister Transfer with                                                                                     | 07 |
|                                                         |                                                                 | necessary diagrams.                                                                                                                                              |    |
| 0.4                                                     | (8)                                                             | With logic diagram explain the operation of 4 bit binary ripple counter Explain the                                                                              | 07 |
| <b>~</b> ···                                            | (4)                                                             | count sequence. How up counter can be converted into down counter?                                                                                               | 07 |
| 0.5                                                     | <b>(b)</b>                                                      | Prepare a detailed note on: Instruction Codes.                                                                                                                   | 07 |
| Q.5                                                     | (a)                                                             | employing a scratchpad memory? With diagram explain the working of a processor unit                                                                              | 07 |
|                                                         | (b)                                                             | Briefly explain control organization. With diagram explain control logic with one                                                                                | 07 |
|                                                         | ·                                                               | flip-flop per state.                                                                                                                                             |    |
| 05                                                      | (a)                                                             | <b>UR</b> Draw the block diagram of a processor unit with control variables and explain its                                                                      | 07 |
| <b>~</b> ••                                             | (")                                                             | operation briefly.                                                                                                                                               | 57 |
|                                                         | (b)                                                             | With simple diagram explain the working of control logic with sequence register and decoder.                                                                     | 07 |

\*\*\*\*\*