## B.E. (ETRX)Sem VII Basics of VLSJ.

(3 Hours)

## Con. 5614-09.

131: 2nd Exm.09-DD-(A)

## **J.B.** (1) Question No.1 is compulsory.

- (2) Solve any four from remaining six questions.
- (3) Assume the suitable data if necessary.
- 1. (a) Design the W/L ratio of the NMOS transistor used in resistive load inverter with  $V_{TO} = 1V$ ,  $V_{DD} = 5V$  and the permissible power dissipation is 0.5 mw,  $k'_n = 25\mu A / V^2$ . Assume  $V_{OL} = V_{DS} = 0.25V$ .
  - (b) Arsenic is diffused in silicon with a doping concentration of 5 × 10<sup>15</sup> atoms/cm<sup>3</sup>. 5 Arsenic doping assumes a Guassian profile. Arsenic is offused for 30 minutes and a junction depth of 20μm is achieved with a surface concentration of 2 × 10<sup>18</sup>/cm<sup>3</sup>. Find the diffusivity of Arsenic.
  - (c) A chip based on CMOS circuit with a supply of 3\C suppose to work at 10MHz. 5 The chip has 20 devices in it. The total transfer of charge per device is 40nc. Calculate the average power dissipation and also calculate the worst case power dissipation when all the devices switch simultaneously.
  - (d) Compare NMOS NAND with NMOS NOR-with respect to thier (W/L) requirements 5 of driver transistors needed to have symmetric inverter with inverter ratio equal to 1.
- (a) A device is fabricated with AI gate with work function potential of 0.754 volt. The 10 substrate doping of NMOS is 3 × 10<sup>16</sup>/cm<sup>3</sup>. Determine the thickness of oxide assuming the Q<sub>OX</sub> = 1.6 × 10<sup>-8</sup> C/cm<sup>2</sup>. The inversion occured at V<sub>G</sub> = 0.65 V. [n<sub>i</sub> = 1.45 × 10<sup>10</sup> /cm<sup>3</sup>, ∈<sub>OX</sub> = 3.345 × 10<sup>-12</sup> F/cm<sup>2</sup>, E<sub>si</sub> = 1.035 × 10<sup>-12</sup> F/cm<sup>2</sup>]
  - (b) Explain ION implantation and compare it with diffusion clearly stating the advantages 10 and disadvantages.
- 3. (a) What is band bending ? Explain in brief. What is flatband condition and how will you achieve this ? 3 + 4 + 3 = 10
  - (b) Design a CMOS MAND gate (two I/p) which is equivalent to the CMOS inverter 10 with  $K_R = 2$ .
- (a) Explain the method to design 4:1 MUX using pass transistor logic. Draw the circuit 10 diagram using NMOS pass transistors. Also draw the stick diagram.
  - (b) Draw the layout using  $\lambda$  rules for two input NAND gate using NMOS 10 enhancement – depletion technology with  $\left(\frac{W}{L}\right)_{L} = \frac{1}{4}$  and  $\left(\frac{W}{L}\right)_{L} = \frac{1}{2}$ .

Take minimum diffusion width =  $3\lambda$  for any transistor.

- 5. (a) Compare constant voltage and constant field scaling on the basis of parameters listed :- 10
  - (i) Power density (ii) Driving capacity and
  - (ii) Time delay (iv) Power delay product.
  - (b) State the conditions required for the symmetric CMOS inverter. Prove that  $K_R = 1$  10 with the help of derivation for  $K_R$  and conditions for symmetry.

[Total Marks : 100 18/12/09

SP-6554

- Explain the concept of pass transistor. What are limitations of PMOS and 6. (a) NMOS pass transistor ? Explain it and also suggest remedy to come come 2+6+2=10the limitations.
  - Explain the short channel effects with respect to the following po (b)
    - Subthreshold condition (i)

    - (ii) Channel length modulation effect
      (iii) Velocity Saturation and Mobility degradation
      (iv) Drain induced barrier lower na.
- 7. Write short notes on any three of the following :—

  (a) Butting and Burbied Contacts in VLSI
  (b) CMOS with up and prevention
  (c) Custom and semicustom design methods

  - Photolithography in IC fabrication.