| Roll 1 | No Total Pages : 2 | |---------|--------------------------------------------------------------------| | es vina | 5th Sem. Electronics 8957<br>BT-5/D06 | | | MICROELECTRONICS | | | PAPER - ECE-309E | | Time | : 3 Hrs. Maximum Marks : 100 | | Note | : Attempt any five questions in all, selecting at least one | | | question from each unit. | | | UNIT-I | | 1. a. | Explain the various Silicon shaping processes required | | • | to convert Silicon ingots into polished wafers. 10 | | b. | Describe the Basic Transport Processes and reaction | | | kinematics involved in Vapour Phase Epitaxy. 10 | | 2. a. | What are the various Oxidation Techniques ? Explain | | | briefly. | | b. | Describe with suitable diagrams the process of MBE.10 SECTION - II | | 3. a. | Enlist the various lithographic techniques used and | | | explain X-Ray lithography in detail. 10 | | b. | Explain in brief ion enhanced add ion induced etching.10 | | 4. a. | What are the various reactive plasma-etching | | | techniques? Describe in detail the equipment used in | | | the process. | | b. | | | | SECTION-III, | | 5. a. | | | | significance. 5 | | Ь. | | | (5th s | em. Electronics) 44 | | | c. | Explain the behaviour of group V impurities in Sili | con. 6 | |-------|-----|-----------------------------------------------------|--------| | 6. | a. | Describe the equipment used for ion implantation | n and | | | | evaluate the process in terms of uniformity | and | | | | contamination. | 15 | | | b. | Briefly explain Furnace Annealing. | 5 | | | | SECTION - IV | | | 7. | a. | Explain the sequence of steps involved in N = Mo | os ic | | , | 81 | fabrication. | 10 | | | b. | Describe the various VLSI assembly and pack | aging | | | | techniques, also enlist various package types. | 10 | | 8. | a. | Explain the C-MOS IC fabrication process. | 10 | | | b. | What are the various design consideration for ICs | ? 5 | | | C. | What is MEMS? What are the future trends in refe | rence | | | N | to MEMS ? | 5 | | 60A I | - 4 | | |