## B. Tech Degree III Semester (Special Supplementary) Examination, August 2005 ## IT 304 ELECTRONIC CIRCUITS AND LOGIC DESIGN (2002 Admissions onwards) | | | · | | |-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Time: | 3 Hours | Maximum Marks: | 100 | | I. | (a) | Draw the small signal low frequency model of BJT and explain the significance of each | | | | <i>d</i> . | | (10) | | | (b) | Explain the amplification of CE transistor. | (4) | | | (c) | Explain the principle of operation and characteristics of FET. OR | (6) | | II. | (a) | Draw and explain the working of a phase-shift oscillator. Write down the expressions | | | | | | (10) | | | (b) | What are the advantages of negative feed back? Explain. | (4) | | | (c) | Explain transformer coupled amplifier. Derive the expression for efficiency. | (6) | | III. | (a) | Define A <sub>c</sub> and A <sub>d</sub> of a differential amplifier. Derive an expression for CMRR as a | | | | | | (10) | | | (b) | What are the characteristics of ideal op-amp? | (3) | | | (c) | Explain the two level clipping circuits using diodes. | (7) | | | | OR | | | IV. | (a) | What are the applications of op-amp? | (4) | | | (b) | Explain the damping circuits. | (5) | | | (c) | Draw a block diagram of op-amp. Explain the function of each stage. Define input offset voltage, input offset drift voltage and output offset voltage. | (1'1) | | | | onset voltage, input onset unit voltage and output onset voltage. | (11) | | V. | (a) | Explain – | | | | | (i) Positive and negative logic | | | | 4. | (ii) Grey code and Excess 3 code. | (4) | | | (b) | Explain the full adder and half adder circuits. | (6) | | | (c) | Explain with examples a binary division process. OR | (10) | | Vl. | (a) | Use K-map to simplify the following expression - | | | | | $f = \sum m(0, 1, 4, 5, 6, 9, 11, 14, 15) + d(10, 12, 13)$ | | | | 4.5 | | (12) | | | (b) | Explain the binary multiplication with examples. | (8) | | VII. | (a) | Explain the interfacing of CMOS with TTL. | (8) | | | (b) | Compare the characteristics of different logic families. | (4) | | | (c) | What is a synchronous counter? Explain it with necessary diagram. | (8) | | VIII. | (a) | OR Draw the logic diagram, truth table and waveforms for the synchronous counter in the | | | ***** | (a) | <del>*</del> - | (12) | | | (b) | Write a note on (i) Propagation delay (ii) Noise margin. | (4) | | | (c) | What advantage does a JK flip flop have over an R.S flip flop. | (4) | | | • / | | • / | | IX. | (a) | Write short notes on: | | | | | (i) MOSRAMS (ii) Demultiplexer. | (8) | | | (b) | Differentiate between PLA and PAL devices. OR | (12) | | X. | (a) | Explain with necessary diagrams – | | | | | | (10) | | | (b) | Write notes on : | | | | | (i) EPROM (ii) BJTRAM CELLS (iii) MOSRAMS. ( | (10) | | 1.4 | | | |