## Sem-VII Rev Etme ws April 10-1 257 m.s.D Con. 3163-10. ## (REVISED COURSE) AN-2764 (3 Hours) [Total Marks: 100 ## Microcomputer System Perison Notes: \* Question no one is compulsory | | * Solve any four from remaining six questions | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | 1.a)<br>b) | Explain occasions on which LOCK# is generated by Pentium processor What is the difference between HIT# and HITM# lines of Pentium Processor? | 03 | | c)<br>d)<br>e)<br>f) | What is null data phase in PCI bus? What is purpose of NAK and ACK token in USB? What is the difference between selection and reselection in SCSI? Explain Instruction pairing rules of Pentium Processor. | 03<br>03<br>03<br>05 | | 2.a)<br>2 b) | Explain the MESI model used for maintaining cache coherency. Why is it used only in data cache of Pentium? Explain how following program is fetched from code cache when the code is in two cache lines. (Split Line Access). | 12<br>08 | | 3 a) 3 b) | following instruction and reading data from 16 bit memory device MOV EAX, [ 08004 H]. Assume DS = 4000H and processor in real mode operation | 08 | | 4 a) | Master A wants to perform 3 transactions as 2 data writes from device C , 6 data reads from device C and | 14 | | 4 b) | 3 data reads from device D Master B wants to perform 3 data reads from device D Master A requests first, and starts the transaction, Master B requests while first transaction of Master A is going on and B has more priority than A Explain transactions clearly with timing diagrams | 06 | | 5 a) | Explain following PCI signals. TRDY # , FRAME #, STOP# , IDSEL # , DEVSEL # (#:All are active low signals) | 10 | | 5. b) | Explain what bus access latency is. Also explain role of Latency timer in PCI bus. | 10 | | 6.a)<br>b)<br>c) | Explain Register model of IDE. Explain following signals in SCSI. ATN , MSG , BSY , SEL Explain what is the difference between synchronous and asynchronous data phase in SCSI. | 06<br>08 | | 7.<br>a)<br>b)<br>c)<br>d)<br>e)<br>f) | Write short notes on (Any four):— System Management Mode of Pentium Processor, Central Resources for PCI based devices, Zone Bit Recording, Error reporting in Pentium Processor, Hidden Bus arbitration in PCI, Different data transfer methods in USB. | 05<br>05<br>05<br>05<br>05 |